.New CMOS readout circuit with background suppression and CDS for infrared focal plane array applications[J].Optoelectronics Letters,2009,5(2):108-111 |
New CMOS readout circuit with background suppression and CDS for infrared focal plane array applications |
李辛毅 赵毅强 姚素英 |
ASIC Design Center, School of Electronic Information and Engineering, Tianjin University, Tianjin 300072, China
? |
Abstract: |
A high injection, large dynamic range, stable detector bias, small area and low power consumption CMOS readout circuit with background current suppression and correlated double sampling (CDS) for a high-resolution infrared focal plane array applications is proposed. The detector bias error in this structure is less than 0.1 mV. The input resistance is ideally zero, which is important to obtain high injection efficiency. Unit-cell occupies 10 μm × 15 μm area and consumes less than 0.4 mW power. Charge storage capacity is 3 × 108 electrons. The function and performance of the proposed readout circuit have been verified by experimental results. |
Hits: 3611 |
Download times: 197 |
|
View Full Text Download reader |
|
|
|